### LAB #3: ADDERS and COMPARATORS using 3 types of Verilog Modeling

### **LAB OBJECTIVES**

- 1. Practice designing more combinational logic circuits
- 2. More experience with equations and the use of K-maps and Boolean Algebra
- 3. Practice designing combinational logic circuits with NAND gates
- 4. More use of the Xilinx programmable logic device (PLD)
- 5. More advance uses of Verilog (Data Flow and Behavioral)
- 6. More exposure to using the ISE tool

### LAB PROCEDURE

**PART 1 -** Design (create truth table, use K-maps to find equations, and create a circuit schematic diagram) for: A four-bit adder that accepts any 4-bit input and adds a 4-bit binary constant to the input. The output needs five bits. For example (see example Truth Table for adding constant 0101), if the input was 0111 and the constant is 0101 the output should be 01100. (Note: for your constant check the <u>assignment sheet</u>) You should have five equations for the five outputs of the adder. Call them sum4, sum3, sum2, sum1, and sum0. Using only one package of: 74LS00 {NAND}, one 74LS04 {NOT}, one 74LS08 {AND} and one 74LS32 {OR} (and your creativity), design a circuit for sum0, sum1, sum2, sum 3 and sum4, however, by this time you may be running out of available gates. Remember to use DeMorgan's theorems and sharing of circuits between outputs. Remember there are 4 gates available in each package of the NAND, AND, and OR Integrated Circuit (IC), and 6 gates in the INVERTER IC. That's a total of 18 gates that are available for you to use. Wire your circuit carefully in MultiSim. You do not want to make a mistake. If you do make a wiring error, it will take time to find it. We call this process "Debugging". Test your circuit by changing the inputs. Your output should ADD your constant to the four inputs. Record the outputs in a truth table for your lab report. There are 16 possible combinations of inputs. Also include a "complete" schematic with Reference Designators (U#'s) and with the IC pin #s. (1,3,5,7,9,B,D,F)

### **Example Truth Table for adding constant of "0101"**

| Input Number |    |    |    | Adder Output |      |      |      |      |
|--------------|----|----|----|--------------|------|------|------|------|
| A3           | A2 | A1 | A0 | Sum4         | Sum3 | Sum2 | Sum1 | Sum0 |
| 0            | 1  | 1  | 1  | 0            | 1    | 1    | 0    | 0    |

**PART 2** - Use your **five** equations for the ADDER circuit from Lab2 part 1 and write a **Data Flow** model description in Verilog HDL. **Be sure you have 5 equations**. If you did not do 5 equations in part 1, then you need to derive them for this part. You should write the Verilog files ahead of the. Bring \*.v files to Lab class and compile and download your Verilog solution to the CPLD/FPGA board. Test your adder for all possible combinations. If your adder is "doing something", but not working properly, you will need to check your truth table, equations, your K-mapping, any Boolean Algebra and DeMorgan's that you used, and the Verilog file, your IDE procedure and possibly the CPLD/FPGA board. It's important to perform your troubleshooting techniques efficiently and methodically.

**FAQ** - What does "doing something" mean? Good question! If your outputs are stuck low, or stuck high, or some are stuck low and some are stuck high, then your CPLD/FPGA is not doing anything. If the outputs change in some mysterious fashion, but not correctly as you change inputs, we say the CPLD/FPGA is at least doing something. When the outputs of a PLD appear to be "doing something", you can assume that the PLD has at least been programmed (or what we called "downloaded"). Since PLDs have non-volatile memory that is they keep what was downloaded last, you may be observing what someone downloaded earlier in the day. Or if your code was downloaded successfully, you may have problems with your equations. Many times, miss assigning pin numbers for switches and LED's causes problems as well.

**PART 3 -** Design a full 4-bit adder that adds any 4 bits to any 4 bits. The two 4-bit numbers shall be interpreted as **unsigned**. Call the 2 numbers **A** and **B**. The Function will be **A plus B**.

The number **A** has four bits called **a3**, **a2**, **a1** and **a0**. The number **B** has four bits called **b3**, **b2**, **b1** and **b0**. The adder shall have five outputs called S4 (or **CO** for Carry Out), **S3** (Sum 3), **S2** (Sum 2), **S1** (Sum 1), **S0** (Sum 0).

Don't do a truth table, but in your lab report discuss how many rows there would be in the truth table if you had to do one. Design tools such as Verilog will "design" functional units like adders for you! Examine the Verilog addition example at the end of this lab and modify it to make it a full 4-bit adder. The Verilog used in the addition example is done using "Behavior" modeling. You should use the same style. Compile, download, and test your design on the Spartan3E board.

Connect your two sets of 4 inputs to switches (total of 8 switches). Connect the 5 Sum outputs to LEDs.

Ask your instructor to tell you which specific switches and LEDs for you to assign your I/O to.



**Off-Line** - Maybe you noticed schematics while paging through the textbook, or other logic design texts. Many, many years ago (20 years ago is ancient history for computer engineering) designers did all their work using schematics. They moved from drafting tables to drafting software (heard the name ORCAD, AUTOCAD, etc.?) about 15 years ago. Today very few companies use schematics, even computer-generated schematics, for any designs similar to this lab. Everyone uses programming languages such as Verilog. However, schematic capture still is important. For one thing many older design engineers still think in terms of schematics instead of equations (this includes the authors of logic design textbooks). Electronic technicians probably like schematics better than equations. Large schematics printed on color printers make great apartment wall coverings. And, seriously, schematics can be very helpful in high-level, advanced logic design where many modules are interconnected together.

### PART 4 - Design of Comparator Using Gates:

#### Purpose:

To design a simple combinational circuit, i.e., 2-bit comparator, and to gain insight into IC chip minimization instead of gate minimization in implementing the combinational circuit. Procedure:

Design a 4-input, 3-circuit that compared two 2-bit unsigned numbers. You can call these numbers a1 a0 and b1 b0. So here a1 is the most significant bit of input A, and a0 is the least significant bit of input A. This circuit should have 3 outputs, which indicate whether A > B, A = B or A < B. You can label these outputs G (which means a1 a0 > b1 b0, where G stands for greater), E (which means a1 a0 + b1 b0), and L (which means a1 a0 < b1 b0). This is called a comparator circuit, because it compares the binary number a1 a0 with the binary number b1 b0.

The outputs should be connected to LED indicator circuits. Note that an output of 1 means that the condition being tested by that output is true, which should turn the LED on, while an output of 0 means the condition being tested is false, which should turn the LED off.

Start this problem with a truth table that describes the problem. Try to minimize the number of integrated circuit packages needed. One way is with K-maps. You may be able to further minimize the number of gates by thinking about what these outputs really mean, in English. Think about the relationship between the three outputs. The minimize number of chips needed is about 5. You may get graded down for using more gates than needed.

Use only NAND gates (74LS00, 74LS10, 74 LS20). Draw a circuit diagram, making sure to include pin numbers, reference designators, and a parts list. Connect switches to your inputs. Connect the three outputs to the three LED indicators circuits from lab A on your own breadboard. Draw gates to look gates in circuit diagrams, not like boxes with pins. Construct and test the circuit in MultiSim. Demonstrate this circuit to your lab instructor.

```
module comparator (a0,a1,b0,b1,G,E,L);
input a0,a1,b0,b1;
output G.E.L:
reg G,E,L;
always@(a0 or a1 or b0 or b1)
  begin
    L \le \{a1,a0\} \le \{b1,b0\};
                             // less than
    // greater than
    if ({a1,a0}>{b1,b0})
        G<= 1;
    else
        G \le 0:
    // equivalent to G={a1,a0}>{b1,b0};
E <= \{a1, a0\} == \{b1, b0\}; //logical equality
  end
endmodule
```

PART 5 - Design an unsigned 3-bit comparator such that "A" is compared to "B".

| Inputs: A three bits (a2, a1, a0) | Outputs: E | A equal to B     |  |
|-----------------------------------|------------|------------------|--|
| B three bits (b2, b1, b0)         | L          | A less than B    |  |
|                                   | G          | A greater than B |  |

E, L, and G are each one bit

Example: if A = 010 and B = 100, then the outputs would be: E=1, L=0 and G=1 {if active low outputs}

Write this problem statement in the **form** of a truth table. There will be 6 columns for inputs and 3 columns for outputs. You could use K-maps to simplify the equations for E, L and G. How many variables would this K-map have? With Verilog you could skip the K-maps and design a solution based on a truth table and all the input possibilities. The "if-then-else if" Verilog construct would have 64 entries. A "case" construct would have 64 entries as well. Pick one or the other and design a Verilog solution. What kind of modeling technique is this called? With a good text editor you can copy, paste and edit changes rather quickly. Compile, download and test your "truth table" type of solution. Include your truth table, your Verilog source listing, and the segment of the report file that included the equations actually built by ISE in your lab report.

**BYI hUZYf** doing the above **unsigned** comparator, design your comparator to "interpret" the A and B numbers as "SIGNED" in twos complement format.

**PART 6** - While the solution for Part 5 was better than doing a six variable K-map, it still was a lengthy design solution (lots of lines of Verilog code). You would suspect that Verilog is better than this! Verilog has the following "logical" operators: = equality, > greater than, < less than, >= greater than or equal, =< less than or equal to, and != inequality. Be adventuresome and redesign a solution to the comparator problem by using the relational operators. Compile, download, and test your design. Again, include the segment of the report file that included the equations actually built by ISE using this style of Verilog. Compare the equations with part 5 and comment about any differences in the equations using the two techniques done in each part.

Add a signal called U/S (Unsigned/Signed). When the signal is **High** (Unsigned mode), the Comparator interprets the numbers as Unsigned numbers. When the signal is **Low** (Signed Mode), the Comparator interprets the numbers as signed numbers.



### PART 7 Special Design:

Design a logic system that has eight inputs and two LED outputs. Use your eight pin dip switches as inputs.

LED #1 is ON when two switches are LOW next to each other.

(note: three switches in a row that are low would be considered two groups of two switches low next to each other)

LED #2 is ON whenever the least significant switch is not HIGH, AND there are groups of 3 switches in a row that are set HIGH.

| Example1: | if switches were set | 0101 0101 | then LEDs #1 & #2 would be OFF   |
|-----------|----------------------|-----------|----------------------------------|
| Example2: | if switches were set | 0111 0000 | then LEDs #1 & #2 would be ON    |
| Example3: | if switches were set | 0110 1110 | then LEDs #1 is OFF and #2 is ON |
| Example4: | if switches were set | 1110 0011 | then LEDs #1 is ON and #2 is OFF |

Design your solution in Verilog, program your device, and demo your solution to your instructor.

### **EXAMPLES of Verilog HDL**

```
module simple_2 (a,b,c,d,f1,f2,f3);
input a,b,c,d;
output f1,f2,f3;
assign f1 = (a & ~b) | (~a & b); // f1 = a xor b
assign f2 = (c \& \neg d) | (\neg c \& d); // f2 = c xor d
assign f3 = (f1 & \simf2) | (\simf1 & f2); // f3 = f1 xor f2
endmodule
A two-bit adder:
module adder(a1,a0,b1,b0,c_in,c_out,s1,s0);
input a1,a0,b1,b0,c_in;
output c out,s1,s0;
assign {c_out,s1,s0}={a1,a0}+{b1,b0}+c_in;
endmodule
Example of Verilog CASE statement use:
module case_1 (a,b,c,f1,f2);
input a,b,c;
output f1,f2;
reg f1,f2;
always@( a or b or c )
begin
case ({a,b,c})
0: begin
f1<=0; f2<=0;
end
1: begin
f1<=0; f2<=1;
end
2: begin
f1<=0; f2<=1;
end
3: begin
f1<=0; f2<=0;
end
4: begin
f1<=1; f2<=0;
end
5 : begin
f1<=1; f2<=1;
end
6: begin
f1<=1; f2<=1;
end
7 : begin
f1<=1; f2<=0;
end
default: begin
f1<=0: f2<=0:
end
endcase
end
```

endmodule

### Example of Verilog IF, ELSE IF statement use:

```
module ifthen_1 (a,b,c,f1,f2);
                                                   input [3:0] a;
                                                   output [2:0] f;
input a,b,c;
output f1,f2;
                                                   reg [2:0] f;
       f1.f2:
                                                   always@(a)
reg
                                                    begin
                                                                           f<=3'b000:
always@(a or b or c)
                                                           if (a==0)
beain
                                                           else if (a==1) f<=3'b011:
 if (a==0 && b==0 && c==0 )
                                                           else if (a==2) f<=3'b011;
  begin
                                                           else if (a==3) f<=3'b000;
        f1<=0; f2<=0;
                                                           else if (a==4) f<=3'b101:
                                                           else if (a==5) f<=3'b110;
  end
                                                           else if (a==6) f<=3'b110;
 else if (a==0 && b==0 && c==1 )
                                                           else if (a==7) f<=3'b101:
  begin
         f1<=0; f2<=1;
                                                           else if (a==8) f<=3'b101;
                                                           else if (a==9) f<=3'b110;
  end
 else if (a==0 && b==1 && c==0 )
                                                           else if (a==10) f<=3'b110;
                                                           else if (a==11) f<=3'b101;
  begin
        f1<=0; f2<=1;
                                                           else if (a==12) f<=3'b000:
 end
                                                           else if (a==13) f<=3'b011;
 else if (a==0 && b==1 && c==1)
                                                           else if (a==14) f<=3'b011;
  begin
                                                           else
                                                                   f<=3'b000:
         f1<=0; f2<=0;
                                                    end
  end
 else if (a==1 && b==0 && c==0 )
                                                   endmodule
  begin
         f1<=1; f2<=0;
 else if (a==1 && b==0 && c==1 )
  begin
         f1<=1; f2<=1;
  end
                                                   module comparator (a0,a1,b0,b1,G,E,L);
 else if (a==1 && b==1 && c==0)
  begin
        f1<=1; f2<=1;
                                                   input a0,a1,b0,b1;
                                                   output G,E,L;
 else if (a==1 && b==1 && c==1 )
                                                          G.E.L:
  begin
                                                   req
         f1<=1; f2<=0;
  end
                                                   always@(a0 or a1 or b0 or b1)
                                                     begin
end
                                                       L<={a1,a0}<{b1,b0};
                                                                               // less than
endmodule
                                                       // greater than
                                                        if ({a1,a0}>{b1,b0})
module adder(a0,a1,b0,b1,c_in,s0,s1,c_out);
                                                           G<= 1;
                                                        else
input a0,a1,b0,b1,c in;
                                                           G \le 0:
output s0,s1,c out;
                                                       // equivalent to G={a1,a0}>{b1,b0};
assign {c_out,s1,s0}={a1,a0}+{b1,b0}+c_in;
                                                   E <= \{a1,a0\} == \{b1,b0\}; //logical equality
                                                      end
endmodule
                                                   endmodule
module ifthen_2 (a,f);
```

# **EEE64 4-Bit Adder Lab Student Constant Number**

# Dahlquist

# **Constant Number to**

| _  | use for Adder  | Name                                |
|----|----------------|-------------------------------------|
| 1  | 1              | Ahmed,Ammar Faez                    |
| 2  | 2              | Alnaqbi,Khalifa Abdulla Mohammed B. |
| 3  | 3              | Arnold, Derrick G                   |
| 4  | 4              | Bhatt,Harini                        |
| 5  | <mark>5</mark> | Gama, David Joel                    |
| 6  | <mark>6</mark> | Hua,Tan Thien                       |
| 7  | 7              | Joslin, Joseph Martin               |
| 8  | 9              | Olguin,Steven Anthony               |
| 9  | 10             | Polio,Jesse Alexander               |
| 10 | 11             | Sahand,Afshin                       |
| 11 | 12             | Wu,Yuqi                             |
| 12 | 1              | Yang, Michael C                     |
| 13 | 2              |                                     |
| 14 | 3              |                                     |
| 15 | 4              |                                     |
| 16 | 5              |                                     |
| 17 | 6              |                                     |
| 18 | 7              |                                     |